# FUNCTIONAL DESCRIPTION OF THE PROFILE ANALOG BOARD (Refer to the six page schematic for reference details) The following document has been written with the purpose of describing the circuitry on the Profile Analog Board in detail. It is not meant to be a troubleshooting guide, but is aimed at informing the technician of the different circuits and operating parameters of the board. This document should be used with the Profile Analog Board Tester, Apple Part # 890-0184, in testing and repairing any problem on the board. In the event that it is desired to troubleshoot the board onboard the Profile unit itself, the board may be accessed using the following method: Turn the Profile off and let it sit for a minute until the drive stops rotating. Access the Profile Analog board by turning the Profile over on its top, providing the top cover is on the unit. Remove the metal cover under the cabinet which accesses the Analog board. Power the drive back up and refer to the schematic for the test points and waveforms. No harm can come to the drive while it is running in this position, but random data errors will probably occur. Make sure that the drive cannot fall over or receive any sharp jolt or shock as this will damage the HDA media. 253 dilect. 0+1 - Span on Orl ### PAGE ONE The connector J2 on the left connects the Analog board to the Controller board. The signals coming into the board are the write data (NRZWDTA), the 10mhz write clock (2F), the write precompensation and current control signal (PCOMP-LOCUR), and the write gate signal (WTGT). Outputs to the Controller board are the TRK 0 detection and Index pulse signals coming from the HDA assembly. Power and ground inputs to the board are also shown for reference. The track 0 signal indicates when the head stepper motor assembly is at track 0 or the outer track location, while the index pulse occurs once per drive revolution. The index pulse can be monitored at test point TP-9 and used as an oscilloscope trigger for viewing the track analog data at test point TP-1. The +/- 0A and +/- 0B stepper motor control phases pass through the board and are routed to the HDA stepper motor at connector J7. The Track 0 signal is obtained from the photosensor mounted on the HDA stepper motor. The sensor is tripped by the rotating arm assembly on the motor shaft when the head array is at the track 0 position, and the sensor output comes in the board at connector J6. The signal is detected and amplified by device UC30 and passed to the Controller board at J2 pin 2. The Index signal comes from the photosensor mounted under the HDA. The sensor is tripped by a small metal tab fastened to the bottom plastic cover of the drive spin motor and comes in the board at connector J8. The signal is detected and amplified by device UC30 and passed to the Controller board at J2 pin 4. The write encoding and precompensation circuitry consists of devices UC27, 28, 29, and 30. The 10mhz write clock is divided by UC2 to create a 5mhz clock (1F) for VCO reset control purposes. The data and control signals are decoded by the PAL logic array UC28, and DLY 2 provides delay references of 10 and 20nsec for data signal precompensation. This is done to compensate for the magnetic fluxes on the disk media trying to repel each other because of their polarity differences. If this happens, the flux reversals on the media will all have more or less the same distance between them, resulting in a sine wave pattern on the disk with no 1F or 2F signal component margin between flux reversals. The signal outputs of the PAL indicate Early, On Time, or Late data occurances as detected in the PAL data register. These are generated by comparing the data bit pattern and defining the three potential transition points for every flux reversal with the write timing. These signals then shift the write data signal by selecting the proper amount of delay (usually 20 nsec) to over-write any potential bit shift on the media surface. This precompensates the data on the disk surface, allowing a higher bit density without loss of resolution. ### PAGE TWO On this page are the write amplifier, write current control, head select, and read detection circuitry. The write data (WXS) is gated through UC2 into the write current driver array UC1 (MPQ6700) and UC31 (MPQ2907). The data through UC2 will be blocked if the WRTSM' write sector mark signal is true, as this is used to write blank areas on the track for disk sector formatting identification. The current level of the final driver transistor array is set by a voltage reference developed across zener CR1. This diode has a value of 1.2 to 1.25 VDC, which sets the drive level of UC1 to 24ma of write current (48ma peak-to-peak). This level is used to write tracks 0 through 128, while tracks 129 to 152 use less current because of the thinner media coating and smaller disk radial area per bit on the inner tracks. Remember that the drive spin is a constant speed, and the head covers more area on an outer track than it does an inner track during the same time period. In addition, the media surface coating on the disk is thinner towards the center. The smaller available area requires less current to effectively write the media than the larger. To set the lower current value, the PCOMP-LOCUR' (Precompensation-Low Current) signal goes active, causing UC3 to "steal" 5ma from the write current value through the 1.78kohm resistor R10. This results in a lower head write current level of 19ma (38ma peak-to-peak) for the inner tracks. The write current passes through diodes CR4 and CR13 to four connector pins ABCD, and from there directly to the heads. If desired, a pin to pin wire loop can be used at pins AB or CD to monitor the actual write current with a current probe, as the pins are shunted with 22 ohm resistors to the head matrix. Signals HS-1 and HS-0 are decoded by 1 of 4 decoder UC4. The output selects one of the four heads for either reading or writing by correctly biasing the center tap of the head coil. The other heads are held in an off condition allowing only one head to be selected at a time. The POWEROK signal is a monitor function of the power supply and instantly terminates any write signal if the main power to the Profile unit is lost. The POWEROK line is dropped low by the power supply if the incoming AC is lost, causing the voltage drop across R16 to turn on UC13. This cuts off UC1 while there is still power out of the supply maintaining the system electronics. The POWEROK signal also holds the stepper motor, Z8 controller, and write amplifiers off for a brief moment after initial power on. This delay action can be seen by the READY lamp on the front panel lighting for 1 to 1 & 1/2 seconds when Profile power is first turned on. The WRTSM' signal is used to "write" (actually erase) the track sector marks. The Profile uses 16 blank sector marks per track radially aligned on the disk, and this signal inhibits any write action to the head during the formatting of the these areas on the disk. The sector marks are erased as 20usec long blank spaces and the disk read logic needs a minimum of 10usec to identify the mark. If any sector mark on a track is written over, the data in that sector is effectively destroyed and cannot be used. For read operation the forward biased diode matrix detects the differential analog transitions (-X and -Y) of the selected head. The other heads are biased so that there is no current flow in the coil, preventing any signal detection. The analog signal transitions are extremely small and attempting to view them in this diode network is impossible. # PAGE THREE The -X and -Y analog signals enter the ECL 10114 preamplifiers, which are power supply isolated by RG1 for noise immunity. The 10114 was selected because of its excellent input geometry with very little noise. The signals then pass through a low pass filter which is set for 7.5Mhz, 3 times the maximum read signal frequency of 2.5Mhz (2F). inis filter attenuates the major error element of the detected signal, which is the third harmonic of the flux reversal. If viewed on a scope, this is the "knee" part of the waveform transition midway between signal peaks. The signal then enters a 592 video amplifier UC6, which acts as the AGC (Automatic Gain Control) integrator and controller. The AGC level is developed by device Q3, a VCR2N junction whose bias level is controlled by UC8, a 353 AGC detector and amplifier. The AGC controlled output of the 592 passes through an emitter follower and buffer network UC7 and is available for monitoring purposes at test points TP1 and TP2 at the bottom of the page. These are differential signals and can be shown individually or compared with each other. The signal levels at these test points are still analog in form and should be around 1.5 to 2 volts peak-to-peak. Anything outside of these levels is indicative of a bad AGC network and renders the data unreadable to the system. If the AGC is lost, the Profile cannot perform the initial scan function after power up. If this should happen, suspect anything in this network. However, remember that the signals into the circuit are far too small to be monitored directly. The best way to troubleshoot anything in this area is to swap out the ICs in the circuit. Troubleshooting to a bad component other than an IC is almost impossible and the board may have to be scrapped out if any other component is at fault. To the right of the UC8 pin 7 is a jumper used to set the AGC at a fixed level referenced to -12VDC. This is done only in board manufacture test and the jumper should never be found in the field. Remove it if installed. # PAGE FOUR The AGC controlled analog signals enter two 10116 ECL schmitt level circuits (UC9) which make up the zero crossing detector. If any signal dropout occurs because of poor AGC, it will be detected by this circuit and interpreted as data. The upper portion of the circuit sets the gain for a minimum amplitude symmetrical signal level. The lower circuit has a delay line in parallel which acts as a 1/4 wavelength delay line through the sum and cancel effect on the signal. In addition, the delay line acts as a good low pass filter to eliminate "hash". The output of the OR gate UC10 is the detected signal pulse. This is allowed to happen only during the "signal allowed" period set by the delay circuit. The detected signal is then gated through UC11 which outputs a low going pulse for every signal that is detected by the zero crossing detector circuit. The output of UC11 is developed by an RC network consisting of C20, R65, and R66, which forms a 50nsec pulse for every flip-flop transition of UC11. If the pulse width is less than 40nsec, capacitor C20 should be replaced to increase the time factor and corresponding pulse width. As previously outlined, Profile uses blank areas on the track for sector identification. These marks indicate the 16 individual track sectors and are placed on the track when it is initially formatted. If any sector mark is over-written or lost, that one sector cannot be read by the system and the data within it is lost. Another schmitt trigger device (UC13) coupled with a slow response time RC circuit is used to detect these blank marks and will not detect any "no signal" period less than 10usec long. The input develops the signal across CR18, CR19, and CR20 with the RC circuit of C23 and R74 delaying the response of one side of UC13. This means that sec in cannot be detected if any noise or off track data has over initial the blank disk area to the point where it is less that loused long. The sectors are written in 20used period during formatting, so some degradation can occur before he sector is completely lost. The AM HOLD or address mak hold is a function of the Write Sector Mark and Write Gale signals on page 2. It is used to clamp the circuit during write operations, which prevents the output from indexing any data to the controller card. ### PAGE FIVE On this page are the VCO (Voltage Controlled Oscillator) phase comparator control and data output circuits. The read gate RDGT provides the control element for the circuit. The VCO is reset during any "no read" condition by the 1F 5Mhz signal. This allows the VCO to be triggered almost instantaneously by the RDGT signal instead of recovering from an extreme compliance condition. The circuit at the top of the page sets the time constant of the reset signal (usually a few microseconds). When the read gate goes active it triggers the VCO. The circuit then acts to lock the leading edge of the VCO pulse to the leading edge of the 50nsec signal data pulse. This is done by phase comparing the data pulse with the VCO pulse and generating a corresponding +/- INC or +/- DEC control signal. This pulse goes to the charge pump on page 6 which controls the VCO operating frequency. It takes about 20 read data pulses to properly control the VCO as the pulse train consists data pulses at different intervals due to MFM criteria. The net effect of the VCO control is to compensate for any difference between the read circuit timing and the speed of the disk. Any speed difference creates an error in the data decoding as the data has to occur at 200nsec cycle periods. The VCO compensates for this, allowing a motor speed deviation of up to 3%. The circuit does this by acting as a "lock", which keeps the data referenced to the center of the VCO pulse "window". The lock lines up the data pulse in the center of the window for stability and proper detection. The VCO output and the data pulse can be monitored at (TP6 and TP7, respectively) to verify the leading edge of both signals occurring simultaneously. The last portion of the circuit is the ECL to TTL level transition network at the bottom of the page. The detected NRZ data and clock signals are fed to the Controller board through connector J2. ### PAGE SIX On this page is the VCO circuit itself. The main portion of the circuit is the "charge pump" formed with UC24 and the network around it. The voltage level of the circuit is controlled by the INC -/+ and DEC -/+ signals from page 5. The input of the network acts as a "sample and hold" circuit, setting the current level of the ouput transistors. The output passes through a low pass RC filter to a buffer amp UC25. This serves to buffer the current that sets the voltage control level at the MV104 varactor, controlling the VCO frequency. The output of the charge pump can be monitored at TP8. The VCO output is approximately 20Mhz, and is routed to UC22 on page 5. This is a divide by 4 circuit and the resulting 5Mhz signal is the 200nsec VCO "window" into which the incoming read data is locked. - • | REV. | ZONE | ECO# | LEVISION | | |------|------|------|-----------------------------------------------------------|---| | Α | | P109 | INITIAL RELEASE | 1 | | В | | P181 | Revised to include Monitor CRT and Mechanical Equivalency | | This assembly meets Apple Computer Specification #062-0074, and includes the equivalent circuitry for Apple assy #656-4106, "PCB, Assy, Monitor", Tested, is mechanically equivalent to #656-5102, "Subassy, Power Supply", and is purchased only from U.S. ASTEC as ASTEC part number AA11771. **A-6900-669** | REV. | ZONE | ECO# | REVISION | APPD | |------|------|------|-------------------------------------------------------------------------------|------| | Α | | 806 | INITIAL RELEASE | W/s | | В | | P120 | Deleted pg. 4, AC Line Monitor Elec. Req.;<br>also pgs. 7-9, dwgs & schematic | 18 7 | | С | | P171 | Dimension change (page 6) 3.75 was 3.65 | | # 1.0 ELECTRICAL CHARACTERISTICS 1.1 INPUT VOLTAGE: 115 VAC or 230 VAC Selected by jumper on pcb. 47 to 63 Hz 1.2 OPERATING RANGE: 90 to 135 VAC RMS 180 to 270 VAC RMS 1.3 CONVERSION EFFICIENCY: 75% minimum acceptable; with 78% as a target in production. 1.4 DELIVERED POWER: 30 watts steady state. 55 watts starting for a minimum of 14 seconds. 1.5 OUTPUT VOLTAGES AND CURRENTS: Vout<sub>1</sub> +12 VDC $\pm$ 6% 1.5 Adc steady state and 3.5 to 4.0 amps for 10 - 14 seconds. Vout<sub>2</sub> +5 VDC ± 2% 2.0 Adc continuous. Vout<sub>3</sub> -12 VDC $\pm$ 6% 0.1 Adc continuous. 1.6 RIPPLE AND NOISE CONTENT; OUTPUT: 50MVP-Pon +5VDC; 10CHV P-P, +12 VDC. 1Hz to 10 MHz. | | TOLERANCES UNLESS OTHERWISE SPECIFIED DIMENSIONS ARE IN INCHES. DECIMALS .X ± | CHECKED BY | DATE /- ?;/ DATE 7 | ATE TITLE POWER SUPPLY, PROFILE | | omputer inc | |------------|-------------------------------------------------------------------------------|---------------------------------|-----------------------|---------------------------------|-------------------------|---------------| | | .XX ± | APPROVED BY UDING RELEASID BY | DATE 1/7/81 DATE | | | PPLY, PROFILE | | | ARE IN MILLIMETERS. MATERIAL: | | 11/1/ | SIZE<br>A | DRAWING NU<br>062-0074- | | | NEXT ASSY. | FINISH: | | · | SCALE | E: | SHEET 1 OF 6 | CLASS"A" - 1.7 OPERATING TEMPERATURE: 0 to +70 °C (Ambient) - 1.8 STORAGE TEMPERATURE: -20 to +85°C. - 1.9 PROTECTION CIRCUITS: The input must be protected by a fast blow fuse and a thermister inrush current limiter. The +5 volts d.c. TTL voltage must be protected from over voltage output by means of an active crowbar. All three d.c. outputs must be short circuit capable for an indefinite period. - 1.9.1 HOLD UP TIME: 20 msec nominal at 30 watts load. - 1.9.2 TEMPERATURE COEFFICIENT: 0.02%. - 1.9.3 AC ISOLATION: to safety ground and A.C. input to output 4.5KVDC - 1.9.4 OUTPUT TO SAFETY GROUND: 0.5KVDC - 1.9.5 INSULATION AC TO GROUND: 50 MEG ohm nominal. - 1.9.6 LEAKAGE CURRENT: 240 VAC input IRMS = 3.5 ma RMS - 1.9.7 LINE CONDUCTED EMI: FCC 20780 limits. See attached specifications - 1.9.8 SAFETY APPROVALS: UL and CSA required. VDE required after 9/81. - 2.0 MECHANICAL REQUIREMENTS: The supply shall conform to attached envelope. - 2.1 THERMAL: The power supply shall be capable of operating under all conditions of line and load at 0-70°C continuously. - 2.2 STORAGE TEMPERATURE: -20 to +85°C. - 2.3 HUMIDITY: Operating: 95% RH @ $35^{\circ}$ C. Storage: 95% RH @ $50^{\circ}$ C. - 2.4 VIBRATION: 10 to 500 Hz double sween at 1 active per minute with pk-pk excursion of 1.5mm or 10g acceleration. - 2.5 RANDOM DROP: 45 min. at a rate of 5 RPM. - 2.6 BURN IN: A minimum 24 hour burn in at low line, full DC load at 70°C is required. Vendor will burn in all units. SIZE DRAWING NUMBER 062-0074-C SCALE: - SHEET 2 OF 6 - SERIALIZATION: All supplies shall have a serial number affixed and recorded so that test and failure records can be tracked throughout the life of the product. - 2.8 SAFETY REQUIREMENTS: **UL 478** UL 1201 CSA 22.2 No. 154 VDE after 9/81 # 2.9 INDUCTORS No solenoidal filter inductors should be used in this product. - 2.95 INPUT AND OUTPUT CONNECTOR: Molex Connector Pin Designation. - A.C. Input - AC Neutral - 2. Key - 3. AC Line - D.C. Connector - Reset Monitor Output - Key - -121 - +12V - Common - 7. - 8. - 9. - 10. Common - +5V 11. - +57 12. # Mating Molex Connectors: DC . P/N 09-50-3131 AC P/N 09-50-3030 The output connector will be a single, in-line connector combining the above two part numbers. SIZE DRAWING NUMBER 062-0074-C SCALE: SHEET 3 OF 6 ### SPECIFICATION: ELECTRCMAGNETIC COMPATIBILITY Emissions: Applicable assemblies, subassemblies and periph\_ral devices shall be 6 dB below limits of (1) Federal Communications Commission (FCC) Part 15 Sections 15.830 (radiation limit) and 15.832 (conduction limit) for units operated from 60 Hz line voltage and (2) VDE 0871/6.78 section 3.2.1 (conducted) and sections 3.2.2 and 3.2.3 (radiated) for units operated from 50 Hz line voltage. Those units rated 50/60 Hz shall meet both requirements. The upper frequency limit for both FCC and VDE conducted emissions limits is 30 MHz. However, due to radiated emissions from the AC power cord the Apple conducted limit is extended to 60 MHz. For convenience, limit amplitudes, less 6 dB, are reproduced herein. (Tabulated limits are Apple Computer EMI limits; FCC and VDE limits are 6 dB higher). However, the in-effect version of FCC part 15 or VDE 0871 are the binding documents. # RADIATED | 1. FCC Part 15 | Frequency Range (MHz) 30-88 88-216 216-1,000 | Field<br>(uV/m)<br>50<br>75<br>100 | Strengths<br>(dB uV)<br>34<br>38<br>40 | Distance<br>(meters)<br>3<br>3<br>3 | |----------------|----------------------------------------------|------------------------------------|----------------------------------------|-------------------------------------| | 2. VDE 0871 | 0.01-30<br>30-470<br>470-1,000 | 20<br>20<br>80 | 26<br>26<br>38 | 30<br>10<br>10 | | CONDUCTED | Frequency | Voltage | | LISN | | | Range (MHz) | <u>(uV)</u> | (dB uV) | Impedance | |------------------|----------------------------------|-------------|------------|--------------------| | 1. FCC Part 15 | 0.45-60 | 125 | 42 | 50 | | 2. VDE 0871/6.78 | 0.01-0.15 | * | | 150 | | | 0.15-0.50 | 200 | 46 | | | | 0.50-60 | 100 | 40 | | | | *straight line<br>(300uV, 50 dBu | | (3.5mV; 7) | l dB V) to 150 kHz | Test and measurement equipment and procedures shall be as specified in applicable specifications. Final acceptance tests are performed with assembly or peripheral installed in system intended to be marketed with; such system to consist of the basic Apple Computer (II, III, etc.) and full memory installed and as many peripheral devices (disk drives, printer, monitors) and optional components (language card, serial card, parallel card, etc.) as possible to simulate worst-case operating conditions as closely as possible. Qualification tests with "remote exercisers", generators or other manufacturer Personal CPUs are unacceptable. # II. SUSCEPTIBILITY (to be determined). Under consideration: The device shall not have uncorrectable data errors when subjected to the following field strengths or voltages - Irradiated: 0.01-1,000 MHz, 5V/m (100% modulated with 1 kHz square wave). | <b>Copple</b> | omputar | INC. | |---------------|---------|------| |---------------|---------|------| SIZE A **DRAWING NUMBER** 062-0074-C SCALE: OF 6 SHEET 4 II. SUSCEPTIBILITY (to be determined) - continued. Transient Line Noise:\*\* 1. Class A products: 400V pulse with 100 nonosecond width and 10 nsec risetime. 2. Class B products: 200V pulse (same characteristics) Conducted RF: 0.01-100 MHz: 3V rms. \*\*no soft errors allowed. capple computer inc. SIZE A DRAWING NUMBER 062-0074-C SCALE: SHFET 5 OF 6 | • | | | | | | | | |------------------------|-------------------------------------|------------------------------------------------------|----------|------------------------|----------|----------|--------------| | MLC \ | • | DESCRIPTION | SIONS | | INC BY | APPROVA | AL & DATE | | MLC | | | | | | | | | APPLICA | ABLE DOCUMENTS | | : | | | | | | . Mo | otor Control P | CB Assembly | | | 2021 | 7-001 | | | Er | ngineering Spe | cifications | <b>:</b> | | | | | | | and speci | conents shall r<br>lfications set<br>s unless separa | forth | in the fol: | lowing | | - | | • | | | | | | | | | 1 | Motor Cont | rol PCB (Fa | b dra | wing) | 20218 | 3-001 | | | <i>r</i><br>1 | HDA Assemb | oly drawing | | | 5815 | 7-001 | | | • | HDS Electr | rical interc | onnec | t drawing | | | | | | Magnetic I | Disc | | | 30126 | 5-001 | | | | Read/Write | e Heads | | | 3013 | 4-001 | • | | : | Head Conne | ector | • | | 10420 | )-016 | ` | | | Spindle Mo | otor Connect | or | | 10417 | 7-006 | | | | Stepper Mo | otor Connect | or | - | 10417 | 7-005 | 0 ¥ G. X O | | ŧ | Index Conr | nector | : | | 10417 | 7-005 | , Ro | | | | | : | | | | | | MODEL NO. | ST-412.9 | - <del>- 1</del> 3. | 1 | EXT ASSY<br>RST USE FI | NAL ASSY | | | | DRAWN | | | | | | | | | CHECK | | SE SE | AGATE | TECHNOLOGY | | | | | APPD(E) | , | | | | | | | | APPD(M) | 18.91.1 | ST41 | 2.9 H | HEAD DISC | ÀSSEMBLY | <b>i</b> | | | المسيح مصورت والمسيدون | ERWISE SPECIFIED | • | | • | • | į | | | | S ARE IN INCHES ERANCES ON ANGLES ± | SCALE | SIZE | DWG NO. | 3-001 | • | REV. EC 0292 | | .xxx | _ | DO HOT SCALE | | <u></u> | SHEET | 1 05 | 14 | Engineering Specification 30173-001 0292 ST 412.9 HEAD DISC ASM SPECIFICATION HEAD DISC ASSEMBLY SHEET OF | APPLICABLE | DOCUMENTS | (continued) | |------------|-----------|-------------| |------------|-----------|-------------| | TK Ø Connector | 10417-005 | |----------------------------|-----------| | Spin Motor PCB Connector | 10419-002 | | 10416-XXX (Ref) Mates with | 10417-XXX | | 10415-XXX (Ref) " " | 10420-XXX | | 10418-XXX (Ref) " " | 10419-XXX | | Shock & Vibration Spec. | 30138-001 | | Acoustical Specification | 30131-001 | | Shock & Vibration Spec. | 30138-001 | Engineering Specification ST 412.9 HEAD DISC ASM SPECIFICATION TLE 30173-001 30173-001 OC92 ### CONTENTS I. SCOPE II. CAPACITY III. MEDIA IV. ENVIRONMENTAL V. RELIABILITY VI. POWER VII. INTERFACE VIII. DRIVE IX. STEPPER MOTOR - ELECTRICAL REQUIREMENTS X. SPINDLE MOTOR - ELECTRICAL REQUIREMENTS XI. BAND ASM - MECHANICAL REQUIREMENTS XII. PHYSICAL REQUIREMENTS # I. SCOPE The Head Disc Assembly (HDA) is a sub-assembly of the ST412.9 Final Disc Drive Assembly. It will undergo all the drive testing before being shipped to the customer. The Head Disc Assembly will be a complete ST412.9 disc drive less the following hardware: - 1) Main control PCB - 2) Front panel # II. CAPACITY # Unformatted Mbytes/Drive 12.76 10416 # Formatted 32 Sectors/Track (Soft) Mbytes/Drive 10.0 Bytes/Track 3192 | | <del></del> | |------------------------------------------------------|--------------------------------------------------------------------------| | Engineering Specification | 30173-001 029. | | ST 412.9 HEAD DISC ASM SPECIFICATION TITLE 30173-001 | SHEET 4 OF | | Max recording frequency (MHZ) | 2.5 | | Transfer Rate | | | Mbits/Second | 5.0 | | Density | | | Flux Changes/Inch | 9074 | | III. MEDIA | | | Tracks | | | Per Inch<br>Per Surface<br>Per Drive | 345<br>306<br>1224 | | <u>Defects</u> (Hard Errors) | | | !<br>:<br>· | r | | | | | Per Drive | 12 | | Per Cylinder Zero | 0 | | IV. ENVIRONMENTAL | | | Operati Ambient Temperature* 390 - 1350 100 - 50 | ng Shipping Storage<br>F 25° - 144°F -8° - 176°C -4° - 62°C -22°C - 80°C | | Max Temperature Gradient/Hour | | | 180 | 18°F 18°F | | Relative Humidity 20 - 80% | TBD TBD | | Maximum Wet Bulb 78° | No Condensation | | Stray Magnetic Field (1" from c | asting) 20 Gauss Max | | Altitude | 10,000 ft. Max | Ambient Temperature is defined as the HDA casting temperature. | Engi | neering Specif | ication | | 30173-001 | 029 | |-----------|------------------|-------------------------------------------|-----------------------------------|------------------------------|--------------| | ITLE_ | | DISC ASM SPECIFICA | TION SH | EET 5 O | )F | | v. | RELIABII | LITY | | | | | | Tec | tte (Excluding deschoology PCB P/N | TOD. | | | | | Soft rea | ad errors (16 retri | les min.) 1 pe | er 10 <sup>10</sup> bits tr | ansfer | | | Hard rea | ad errors | 1 pe | er 10 <sup>12</sup> bits tr | ansfer | | | Seek ern | rors | l pe | r 10 <sup>6</sup> seeks | | | | MTBF (Me | eantime before fa | ilure) | | | | | Typical | usage | 11, | 000 hours | | | | PM (Pre | ventive Maintenan | ce) None | 2 | | | | MTTR (Me | eantime to Repair | 30 π | ninutes | | | | Componer | nt Life | 5 ye | ears | | | | Media L | | 10,0 | 000 starts/stop | s | | . VI. | POWER | į | | | | | | DC Volt | ages (To motor spe | eed control) | | | | • | +12 VDC meter s | + 10%, .3 AMP runtart current. (se | nning current;<br>ee ST412 manual | 2.7 AMPs typic for start pro | al<br>file). | | · | BTU/Hr. | (1 watt = 3.413) | BTU/Hr.) | | | | | Watts<br>BTU/Hr. | | 25<br>85.: | ± 40%<br>± 40% | | | V.II | . INTERFA | .CE | | | | | 78 | ₿: | • | | •• | | | <b>47</b> | DRIVE | • • | | | | | VI | | chanical | | | | | | Unc | ek Settle Time*<br>controlled<br>ntrolled | 761)<br>780 usir | ng this step se | equence | | | Tı<br>(S | rack to Track<br>Seek = 3 ms) | T82 | mS - | | Engineering Specification ST412.9 HEAD DISC ASM SPECIFICATION 30173-001 3 3 3 | 3017 | 3-00 | 1 | 0292 | |-----------|------|----|------| | <br>SHEET | 6 | OF | | Drive Motor Start Time 15 sec. Spindle Speed\*\* $3600 \text{ rpm} \pm 1\%$ # HDA Cleanliness The air inside the HDA shall be class 100 (0.5) micron particles) # Mounting See Figures 1 & 2 # Vibration and Shock Shall meet the requirements of Seagate Specification 30132-001 # B. Electricial For purposes of normalized test data, and unless otherwise stated, all test measurements shall be taken at the ambient conditions of $68 + 5^{\circ}F$ (20 + 3°C) and 40 to 60% relative humidity after the HDA has been stabilized at the test environment for at least $l_a$ hour. Not withstanding this, the HDA shall be capable of meeting all the requirements of this specification over the full operating environment of Paragraph IV, Page 4. # Warm Up Time The HDA shall meet all operating specifications within 15 seconds after spindle motor has reached 3600 RPM at all operational environmental conditions. 1. Spindle motor speed regulation 3600 ± 1% RPM 2. Spindle motor current. Start Running 2.75amps max. 1.0 amps max. 3. Stepper motor/phase TBD. \*\*Adjustments are customer responsibility \*\*\*For shipment, the heads shall be moved center track while the spindle is rotating. 0173-001ن 0292 ST 412.9HEAD DISC ASM SPECIFICATION TITLE 30173-001 SHEET .7 OF 4. Performance (Head Disc Asm) Average 2F amplitude 1.0 mv p-p min. Inside window margin (without write precomp) 30 ns total (without write precomp) Minimum resolution on any track 60% (without precomp.) # Wide Gap Measurement - 1. DC erase tracks 303, 304, 305 - 2. Write 2F on track 304 - 3. Write 1F on tracks 303 & 305 - 4. Measure 1F amplitude relative to 2F amplitude on track 151 using H.P. spectrum analyzer Model No. 3585A or equivalent. - 5. Failure is defined as a measurement - 26dB. Engineering Specification TITLE ST412.9 HEAD DISC ASM SPECIFICATION 30173-001 SHEET 8 · OF # ELECTRICAL REQUIREMENTS STEPPER MOTOR # Switching Sequence for CCW Rotation Facing Mounting End | Step | Pin 4<br>Blue | Pin 5<br>Red | Pin 2<br>Write | Pin l<br>Yellow | Pin 3<br>Not Us | |------|---------------|--------------|----------------|-----------------|-----------------| | l | _ | + | + | - | | | 2. | + | <b>-</b> · | + | _ | | | 3 | + | - | - | + | | | 4 | | + | - | + | | | 5 | - | + | + | - | | # SCHEMATIC | SPECIFICATIONS | | | | | | | |------------------------------------------------|--|--|--|--|--|--| | Step per revolution: 400 (0.9° per step) | | | | | | | | Step to step accuracy (Notes 1,2,): ± 6% | | | | | | | | Positional Accuracy (1,3): + 6% | | | | | | | | Rotor Inertia: 20 Gcm <sup>2</sup> (.28 MOISS) | | | | | | | | DC Phase Resistance: 38 ± 3.8 at 25° C | | | | | | | | Phase Inductance: 27 mH + 20% at 1 KHZ | | | | | | | | Phase Voltage: 9.2 | | | | | | | | Phase Current (Steady State): 240ma | | | | | | | | Holding Torque: 720 gcm (10oz IN) Nom. | | | | | | | | | | | | | | | | Pull-out Torque: 360 gcm (5 oz IN) NOM. | | | | | | | # NOTES: - 1. Measurements made at rated current on each phase. - 2. Between any two adjacent step positions. - 3. Maximum error in 360°. - 4. Motor to be driven bipolar. The above specifications is of a motor in bipolar mode. - 5. Leads: 4, No. 26 AWG PVC insulation UL & CSA approved. | | | | | 1 | |----------------------------------------------------|-------|-------|------|------| | Engineering Specification | 3 | 30173 | -001 | 0292 | | ST412.9HEAD DISC ASM SPECIFICATION TITLE 30173-001 | SHEET | 9 | OF | | # IX. PHYSICAL REQUIREMENTS The HDA can be mounted on any side except upside down or front and back. (See Figures 1 & 2) The HDA is shock mounted for vibration isolation. In the final mounting configuration, care shall be taken to insure that the operation of the three shock mounts is not restricted. | 图[HD]C#用品[[ ]]图[D]: (* )(D]: (* )(**) | 30173-001 | 0292 | |---------------------------------------|-------------|------| | ST412.9 Head Disc ASM Specification | SHEET 10 OF | | ### BAND ASSEMBLY # BAND SPECIFICATIONS - 1. Band shall be capable of withstanding 2.5 lbs. Max. tension. - 2. There shall be no creases on the active portion of the band. - Band shall be free of contaminants that would decrease it's life, such as finger prints and edge nicks. # 5 MEG PROFILE HDA FORMATTER # Profile Level 2 Technical Procedures | Contents: | | | | • | | | | | |------------|-----|---------|-----|---|------|-------------|------|-----| | Formattino | the | Profile | HDA | | <br> | <br>• • • • | <br> | 1.3 | Figure 1 - Profile Controller Board Figure 2 - HDA End View ### FORMATTING THE PROFILE HOA # Equipment Necessary: Format Firmware - Rev 18 Jumper Wire Profile Format Diskette - Rev 12 Profile Final System Test - Rev 23 Frequency Counter Small Screwdriver IC Extractor Apple /// w/Profile interface and cable Known good Profile System minus the HDA. ### Proceduret - 1. Place the HDA to be formatted into a known good Profile system. The controller should contain the piggy-back development type Z8 (shown in Figure 1). - 2. Remove the System ROM from the piggy back on the 28 then install the Format Firmware. Locate the connectors J6, J7 and J8 (shown in Figure 2) that connect the HDA to the analog board. They are a constant source of problems. Move the wires around and make sure that they are securely fastened to the connectors. Connect an external LED to P4 (shown in Figure 1). - 3. Power up the Profile and allow 1 minute for the drive speed to stabilize. - 4. To check the speed of the HDA, set up the frequency counter to display milliseconds, and connect the input of the frequency counter to TP9 on the analog card. The frequency counter should read 16.67 milliseconds +/- .5%. If it does not, adjust R3, on the side of the HDA (shown in Figure 3) as close to 16.67 milliseconds as possible. Figure 3 - HDA Side View Figure 1 - Profile Controller Board Da. 40/05/00 Pana 1 d - 5. Install the Profile interface card into slot 1, and a Silentype Printer into Port A of the Apple ///. Connect the cable between the interface and the Profile. - 6. Boot the Format/Certify Test diskette. When the program is loaded, the following message should appear: PRESS "RETURN" WHEN PROFILE IS READY - 7. After the (RETURN) key is pressed, the following message will appear: INSTALL JUMPER, PRESS ANY KEY TO CONTINUE - 8. Install a jumper between the two pins at P7 on the controller card and then press the <RETURN> key. Although the prompt says that you can press any key to continue, only the <RETURN> key will work. - When the KRETURN Key is pressed, the LED should start to flash and the stepper motor will step outward. The HDA surface is now being formatted. - 18. After approximately 3 minutes, the HDA will be formatted and the following message will appear: REMOVE JUMPER, PRESS ANY KEY TO CONTINUE Remove the jumper wire from P7 on the controller card. Although the message again states that you may press any key to continue, only the <RETURN</pre>) Key will work. 11. When the KETURN key is pressed the Profile will scan, certify and initialize the spares table on the HDA surface. The results of each process are reported on the printer, ending with the following pass or a fail message for the completion of the test: TEST COMPLETED, SYSTEM PASSES (FAILS) If the test fails, the HDA is defective and should be returned. - 12. Power off the Profile and replace the Format Firmware with the 3.98 System Firmware (P/N 341-8088B) or with the masked Z8 microprocessor (P/N 341-00808 - 13. Power on the Profile, and observe that it goes though the power up sequence. When the LED is steadily on, boot the Profile Final System Test. 14. After the Final Test has booted, observe the printout on the Silentype. The following message is printed: CONTROLLER VERSION NO. D3.98 Directly below, the printer will print: SPARE SECTORS BAD BLOCKS The number under "SPARE SECTORS" (this should be SPARED SECTORS) is the number of sectors that have already been spared by the Profile. A spared sector is a logical block that has been assigned a new physical location because the old physcial location has reached an unaccectable error rate threshold during transfer operations. There are 32 spare sectors on the Profile that can be used for this purpose. The number under "BAD BLOCKS" is the number of blocks that cannot be accessed at all. Any number here indicates a potentially bad Profile. If there are any bad blocks listed here, run the test and match it to the FST Results Chart at the end of this procedure. - 15. After a 5 second pause, the final test will begin transferring blocks of data between the Apple /// and the Profile. Figure 1 illustrates the monitor display. The bottom line of the header is the status line, which returns the inforantion about the current block being transferred. When an error occurs, the status will be printed on the bottom line of the monitor and on the Silentype. - 16. After the test has completed 500,000 block transfers (about 24 hours), the test is completed. Use the FST Results Chart on the next page to determine the kinds of errors that have occurred and if the unit has passed or failed. Figure 4 # Profile Status Bytes Description ### STATUS BYTE 1 - 7 = 1 if Profile did not receive 55 to its last response - 6 = 1 if write or write/verify was aborted because more than 532 bytes of data were sent or Profile could not read the spares table. - 5 = 1 if host data is no longer in RAM because Profile updataed its spares table. - 4 = 1 if SEEK ERROR unable in 3 trys to read 3 consecutive headers on a track - 3 = 1 if CRC error (only set during actual read or verify of write/verify, not while trying to read headers after seeking) - 2 = 1 if TIMEOUT ERROR (couldn't find header in 9 revolutions not set while trying to read headers after seeking) - 1 = N.C. - $\theta = 1$ if operation was unsuccessful ### STATUS BYTE 2 - 7 = 1 if SEEK ERROR unable in 1 try to read 3 consecutive headers on a track - 6 = 1 if spared sector table overflow (> 32 sectors spared. - 5 = N.C. - 4 = 1 if bad block table overflow (greater than 188 bad blocks in table. - 3 = 1 if Profile unable to read its status sector. - 2 = 1 if sparing occured. - 1 = 1 if seek to wrong track occurred - $\theta = N.C.$ ### STATUS BYTE 3 - 7 = 1 if Profile has been reset. - 6 = 1 if block number is invalid. - 5 = 1 if block ID at end of sector mismatch\* - 4 = N.C. - 3 = N.C. - 2 = 1 if Profile was reset\* - 1 = 1 if Profile gave a bad response.\* - 8 = 1 if parity error occured\* ### STATUS 4 7 - 8 = the number of errors encountered when re-reading a block after any read error. #This bits are set by the Profile driver. ### FST RESULTS CHART The Profile under test FAILS if: There are 26 or more soft errors. To identify a soft error look at the Profile Status bytes. S1 S2 S3 S4\* \*S4 is a decimal number 88 88 88 89 <-- S4 is less than 18 2. There are 6 or more hard errors on the Silentype printout of the following type: S1 S2 S3 S4\* 88 88 88 18 <-- S4 is equal to or greater than 18. 3. There are 2 or more lines on the Silentype printout that are seek errors: S1 S2 S3 S4\* 4. There are ANY of the following errors or the blocks transferred counter stops counting: UNIT FAILS BUFFER COMPARE ERROR INVALID RANDOM SEED Any error with an S1 that has an odd value. Any error where S1 equals 04 Any error where S1, S2 or S3 has value of FF. 5. After the Profile Final System Test as been rebooted: The number of SPARE SECTORS is 16 or more. The number of BAD BLOCKS is 1 or more.